Publication:
RoCoCo: row and column compression for high-performance multiplication on FPGAs

dc.contributor.authorUğurdağ, Hasan Fatih
dc.contributor.authorKeskin, O.
dc.contributor.authorTunç, Cihan
dc.contributor.authorTemizkan, Fatih
dc.contributor.authorFici, G.
dc.contributor.authorDedeoğlu, S.
dc.contributor.departmentElectrical & Electronics Engineering
dc.contributor.ozuauthorUĞURDAĞ, Hasan Fatih
dc.contributor.ozugradstudentTunç, Cihan
dc.contributor.ozugradstudentTemizkan, Fatih
dc.date.accessioned2016-02-15T13:38:31Z
dc.date.available2016-02-15T13:38:31Z
dc.date.issued2011
dc.descriptionDue to copyright restrictions, the access to the full text of this article is only available via subscription.
dc.description.abstractMultiplication is, in no doubt, one of the top few frequently used operations in hardware and software. In high-performance hardware design, after high-level optimizations are exhausted, component level optimizations are employed such as building fast multipliers. Most fast multiplier architectures use some form of a Carry Save Adder (CSA) Tree, which is also called Column Compression (CC). We propose a new CC method called RoCoCo (Row and Column Compression), which also compresses the tree along rows so that the final adder is small and fast. Although CC results in faster multipliers in ASIC implementations, it is an assumption by designers that they are not the wisest choice on FPGAs. On the contrary, we were able to show through Xilinx synthesis results that RoCoCo (and sometimes Dadda CC) frequently offer faster multipliers than the built-in implementation of the multiply operation in Xilinx ISE synthesis tool.
dc.identifier.doi10.1109/EWDTS.2011.6116419
dc.identifier.endpage101
dc.identifier.isbn978-1-4577-1957-8
dc.identifier.scopus2-s2.0-84856094597
dc.identifier.startpage98
dc.identifier.urihttp://hdl.handle.net/10679/2350
dc.identifier.urihttps://doi.org/10.1109/EWDTS.2011.6116419
dc.language.isoengen_US
dc.peerreviewedyes
dc.publicationstatuspublisheden_US
dc.publisherIEEE
dc.relation.ispartofDesign & Test Symposium (EWDTS), 2011 9th East-West
dc.relation.publicationcategoryInternational
dc.rightsinfo:eu-repo/semantics/restrictedAccess
dc.subject.keywordsAdders
dc.subject.keywordsApplication specific integrated circuits
dc.subject.keywordsField programmable gate arrays
dc.subject.keywordsIntegrated circuit design
dc.titleRoCoCo: row and column compression for high-performance multiplication on FPGAsen_US
dc.typeConference paperen_US
dspace.entity.typePublication
relation.isOrgUnitOfPublication7b58c5c4-dccc-40a3-aaf2-9b209113b763
relation.isOrgUnitOfPublication.latestForDiscovery7b58c5c4-dccc-40a3-aaf2-9b209113b763

Files