Publication:
Fast one- and two-pick fixed-priority selection and muxing circuits

dc.contributor.authorTosun, Mustafa
dc.contributor.authorÖzkan, M. Akif
dc.contributor.authorGüzel, Aydin Emre
dc.contributor.authorUğurdağ, Hasan Fatih
dc.contributor.departmentElectrical & Electronics Engineering
dc.contributor.ozuauthorUĞURDAĞ, Hasan Fatih
dc.contributor.ozugradstudentTosun, Mustafa
dc.contributor.ozugradstudentÖzkan, M. Akif
dc.contributor.ozugradstudentGüzel, Aydin Emre
dc.date.accessioned2017-06-17T13:54:23Z
dc.date.available2017-06-17T13:54:23Z
dc.date.issued2016
dc.descriptionDue to copyright restrictions, the access to the full text of this article is only available via subscription.
dc.description.abstractPriority encoders and arbiters usually drive multiplexers (muxes). Latency optimization of priority encoders and multiplexer trees has usually been handled separately in the literature. However, in some applications with circular data dependencies, the combined latency of the arbiter and muxing needs to be optimized. Moreover, there is an ever growing need for throughput. This requires switches that pick and multiplex more than one request per cycle. In this paper, we propose a family of circuit topologies where priority encoding picks one or two requests and takes place in parallel with muxing. We first present a scalable logic circuit for the 1-pick fixed-priority muxing problem and then extend it to the 2-pick problem. We compare the proposed architecture to its counterpart that does only priority encoding using Synopsis Design Compiler with ARM-Artisan TSMC 180 nm worst-case standard library. The results show that most of the priority encoding latency is hidden in the proposed circuit topology.
dc.identifier.doi10.1109/EWDTS.2016.7807642
dc.identifier.isbn978-1-5090-0693-9
dc.identifier.scopus2-s2.0-85015205255
dc.identifier.urihttps://doi.org/10.1109/EWDTS.2016.7807642
dc.identifier.wos000400700700021
dc.language.isoengen_US
dc.peerreviewedyes
dc.publicationstatuspublisheden_US
dc.publisherIEEEen_US
dc.relation.ispartofEast-West Design & Test Symposium (EWDTS), 2016 IEEE
dc.relation.publicationcategoryInternational
dc.rightsrestrictedAccess
dc.subject.keywordsMulti-pick priority encoder
dc.subject.keywordsArbitration
dc.subject.keywordsData selection
dc.subject.keywordsComputer arithmetic
dc.subject.keywordsPrefix graphs
dc.subject.keywordsParameterized logic circuits
dc.subject.keywordsIP block
dc.titleFast one- and two-pick fixed-priority selection and muxing circuitsen_US
dc.typeconferenceObjecten_US
dspace.entity.typePublication
relation.isOrgUnitOfPublication7b58c5c4-dccc-40a3-aaf2-9b209113b763
relation.isOrgUnitOfPublication.latestForDiscovery7b58c5c4-dccc-40a3-aaf2-9b209113b763

Files

Collections