Publication: Fast one- and two-pick fixed-priority selection and muxing circuits
dc.contributor.author | Tosun, Mustafa | |
dc.contributor.author | Özkan, M. Akif | |
dc.contributor.author | Güzel, Aydin Emre | |
dc.contributor.author | Uğurdağ, Hasan Fatih | |
dc.contributor.department | Electrical & Electronics Engineering | |
dc.contributor.ozuauthor | UĞURDAĞ, Hasan Fatih | |
dc.contributor.ozugradstudent | Tosun, Mustafa | |
dc.contributor.ozugradstudent | Özkan, M. Akif | |
dc.contributor.ozugradstudent | Güzel, Aydin Emre | |
dc.date.accessioned | 2017-06-17T13:54:23Z | |
dc.date.available | 2017-06-17T13:54:23Z | |
dc.date.issued | 2016 | |
dc.description | Due to copyright restrictions, the access to the full text of this article is only available via subscription. | |
dc.description.abstract | Priority encoders and arbiters usually drive multiplexers (muxes). Latency optimization of priority encoders and multiplexer trees has usually been handled separately in the literature. However, in some applications with circular data dependencies, the combined latency of the arbiter and muxing needs to be optimized. Moreover, there is an ever growing need for throughput. This requires switches that pick and multiplex more than one request per cycle. In this paper, we propose a family of circuit topologies where priority encoding picks one or two requests and takes place in parallel with muxing. We first present a scalable logic circuit for the 1-pick fixed-priority muxing problem and then extend it to the 2-pick problem. We compare the proposed architecture to its counterpart that does only priority encoding using Synopsis Design Compiler with ARM-Artisan TSMC 180 nm worst-case standard library. The results show that most of the priority encoding latency is hidden in the proposed circuit topology. | |
dc.identifier.doi | 10.1109/EWDTS.2016.7807642 | |
dc.identifier.isbn | 978-1-5090-0693-9 | |
dc.identifier.scopus | 2-s2.0-85015205255 | |
dc.identifier.uri | https://doi.org/10.1109/EWDTS.2016.7807642 | |
dc.identifier.wos | 000400700700021 | |
dc.language.iso | eng | en_US |
dc.peerreviewed | yes | |
dc.publicationstatus | published | en_US |
dc.publisher | IEEE | en_US |
dc.relation.ispartof | East-West Design & Test Symposium (EWDTS), 2016 IEEE | |
dc.relation.publicationcategory | International | |
dc.rights | restrictedAccess | |
dc.subject.keywords | Multi-pick priority encoder | |
dc.subject.keywords | Arbitration | |
dc.subject.keywords | Data selection | |
dc.subject.keywords | Computer arithmetic | |
dc.subject.keywords | Prefix graphs | |
dc.subject.keywords | Parameterized logic circuits | |
dc.subject.keywords | IP block | |
dc.title | Fast one- and two-pick fixed-priority selection and muxing circuits | en_US |
dc.type | conferenceObject | en_US |
dspace.entity.type | Publication | |
relation.isOrgUnitOfPublication | 7b58c5c4-dccc-40a3-aaf2-9b209113b763 | |
relation.isOrgUnitOfPublication.latestForDiscovery | 7b58c5c4-dccc-40a3-aaf2-9b209113b763 |