Design of 4 bit and 8 bit pseudo noise sequence generators with all zero condition protection circuit
Author
Type :
Conference paper
Publication Status :
Published
Access :
restrictedAccess
Abstract
Pseudo Noise (PN) Sequences have been utilized for modern communication and measurement systems. They can be locally generated in both transmitters and receivers. PN sequence can be generated with Linear Feedback Shift Registers (LFSR). In this paper, LFSR based 4 bit and 8 bit PN sequence generator designs are proposed. Although PN sequence generator can be implemented on FPGA with VHDL, this paper focuses on the hardware implementation of PN sequence generator with Integrated Circuits (ICs) which can be found on the market to dispose of the cost of FPGA and design a PN sequence generator block which can be used for many systems. In the hardware implementation, if the initial seed of the LFSR is in all zero condition (0 0 0 0 for 4 bit) system would be locked and the PN sequence would never be generated. To overcome this problem, all zero condition protection circuit is proposed.
Source :
2021 13th International Conference on Electrical and Electronics Engineering (ELECO)
Date :
2021
Publisher :
IEEE
Collections
Share this page