Search
Now showing items 1-5 of 5
Hardware division by small integer constants
(IEEE, 2017-12)
This article studies the design of custom circuits for division by a small positive constant. Such circuits can be useful for specific FPGA and ASIC applications. The first problem studied is the Euclidean division of an ...
RImCom: raster-order image compressor for embedded video applications
(Springer International Publishing, 2017)
This paper presents a real-time, rate controlled, end-to-end (encoder and decoder) hardware solution for memory compression of raster-order video streams—named RImCom (short for Raster-order Image Compression). RImCom ...
Fast multiplier generator for FPGAs with LUT based partial product generation and column/row compression
(Elsevier, 2017)
We present a new parallel integer multiplier generator for FPGAs. It combines (i) a new Generalized Parallel Counter (GPC) grouping algorithm for column compression with (ii) a LUT based partial product generation, is (iii) ...
Welcome note from the general chairs
(IEEE, 2017-12-13)
The following topics are dealt with: low-power electronics; system-on-chip; integrated circuit design; CMOS integrated circuits; microprocessor chips; SRAM chips; logic design; flip-flops; power aware computing; MOSFET circuits.
IEEE 802.15.7: Visible light communication standard
(Taylor & Francis, 2017-01-01)
Visible light communications (VLC) use the visible spectrum (wavelengths of 390-750 nm or frequency band of 400-790 THz) and provide wireless communication using omnipresent light-emitting diodes (LEDs). Since the human ...
Share this page